## PERFORMANCE ANALYSIS OF NEWLY DEVELOPED OPERATIONAL AMPLIFIER ARD820

### Aigars Atvars<sup>1</sup>, Dmitry Kostrichkin<sup>2</sup>, Sergey Rudenko<sup>2</sup>, Mihails Lapkis<sup>2</sup> <sup>1</sup>University of Latvia, Latvia; <sup>2</sup>JSC RD Alfa Microelectronics, Latvia aigars.atvars@lu.lv, d.kostrichkin.rdalfa.lv, rudenko.rdalfa.lv, mihails.lapkis.rdalfa.lv

Abstract. Operational amplifiers are critical components in modern analog electronics, widely used across applications such as signal conditioning, instrumentation, voltage regulation, and analog-to-digital conversion. This paper presents the design, development, and evaluation of the aRD820, a low-power, rail-to-rail operational amplifier, as a cost-effective alternative to the industry-standard AD820. The aRD820 is optimized for operation on a single supply voltage ranging from 5 to 30 V or a dual supply of  $\pm 2.5$  V to  $\pm 15$  V. Key design objectives included achieving low voltage noise (<4 µV peak-to-peak from 0.1 to 10 Hz), ultra-low input bias current (<15 pA), and a low offset voltage (<500  $\mu$ V), make it suitable for high-sensitivity applications. In adapting the AD820 design, RD Alfa Microelectronics addressed specific production constraints by modifying key circuit elements to meet the specifics of available production facilities. The modified input stage reduced noise by incorporating source followers, enhancing the allowable input signal range. Adjustments to the second and output stages improved the phase stability and characteristics. Extensive testing of the aRD820 in both wafer form and TO-5 packaged chips confirmed that the amplifier meets or exceeds planned specifications. Comparative results demonstrate that the aRD820 provides open-loop gain, offset voltage stability, and output saturation voltages comparable to those of the AD820. Noise measurements yielded values within the planned range, with an input noise density of approximately 13.5-18.1 nV·Hz<sup>-0.5</sup>, suitable for applications requiring precision signal processing. This paper provides a comprehensive overview of the design modifications and test results, establishing the aRD820 as a viable alternative to existing op-amps in similar applications.

Keywords: operational amplifier, rail-to-rail, AD820.

## Introduction

Operational amplifiers (op amps) are essential components in analog electronics [1]. They can be used in differential DC amplifiers, analog integrators, voltage regulators, voltage-to-current converters, active filters, analog-to-digital and digital-to-analog converters, peak detectors, waveform generators, etc. [2; 3]. Op amps typically offer high gain (ranging from 100,000 to 1,000,000 V·V<sup>-1</sup>), high input impedance (which can range from 1 M $\Omega$  to around 10 G $\Omega$ ), and low output impedance (generally below 100  $\Omega$ ), making them adaptable for various circuit configurations. Unlike traditional amplifiers such as audio power amplifiers, which are designed to provide significant output power (usually between 10W to 100W or more) to drive loads like speakers, op-amps are engineered for precision and adaptability. They are often used as building blocks for complex analog functions and typically produce lower power output, in the range of 10 mW to 100 mW, depending on the specific application and supply voltage.

Operational amplifiers can be broadly classified into several types, each designed to meet specific requirements. There are operational amplifiers with accent on high speed (bandwidth >50 MHz) [4], precision (offset voltage <1 mV), low input bias current (<100 pA), low power (<1 mA·A<sup>-1</sup>), low noise (<2  $\mu$ V), rail-to-rail [5; 6], high output current (>100 mA), or high voltage (*Vs* >12 V). Voltage Operational Amplifiers amplify input voltage signals, essential for applications where stable voltage gain is needed. Current Operational Amplifiers, also known as transimpedance amplifiers, amplify input current signals and convert them to an output voltage. Analog Operational Amplifiers are designed to handle continuous-time signals. Digital Operational Amplifiers are designed to work in mixed-signal environments, where both analog and digital signals coexist. Analog operational amplifiers are generally more popular, simpler, more cost-effective, and ideal for a broad range of general-purpose amplification needs, whereas digital op-amps are often used in specialized applications requiring programmability and digital control. For low signal detection, only low-noise analog operational amplifiers can be used.

The constant aims of op-amp developers are to minimize their noise [7], maximize the power supply rejection ratio [8], make them robust to electromagnetic backgrounds [9; 10], and ensure their long-term performance [11]. Several methods have been developed to boost the performance of op amp, e.g. adaptive biasing for CMOS op amp [12], the use of recycling folded cascades for operational transconductance amplifiers (OTA) [13], employment of planar Complementary Metal-Oxide-Semiconductor (CMOS) and multigate transistors for heavy resistance load OTA buffer amplifiers [14],

flexible noise-power balancing schemes for CMOS op-amps [15], and achievement of high performance op amps using coplanar amorphous indium-gallium-zinc oxide thin-film transistors [16].

During the design phase, op amps are typically modelled by specialized software like SPICE (Simulation Program with Integrated Circuit Emphasis) and its variations [17-20]. Recent advancements in artificial intelligence even allow automating the generation of designs of new op amps [21; 22].

The goal of this work was to design and develop a low-power rail-to-rail operational amplifier that could operate on a single supply ranging from 5 to 30 V, or a dual supply of  $\pm 2.5$  V and  $\pm 15$  V. Key specifications included low voltage noise (<4  $\mu$ V, p-p from 0.1 to 10 Hz; ~ 13 nV·Hz<sup>-0.5</sup>), ultralow input bias current (<15 pA), and low offset voltage (<500  $\mu$ V). Similar performance is demonstrated by Analog Devices chip AD820 [23] (See Table 1). It is a well-known operational amplifier, appreciated for its versatility, low input bias current, and high common-mode rejection ratio, making it suitable for applications ranging from sensor signal conditioning to instrumentation. In comparison, popular op amp TL801 has low voltage noise (typical 9.2  $\mu$ V, p-p from 0.1 to 10 Hz; ~ 37 nV·Hz<sup>-0.5</sup>), low input bias current (<120 pA), and low offset voltage (<4 mV) on a single supply ranging from 4.5 to 40 V, or a dual supply of  $\pm 2.25$  V and  $\pm 20$  V [24].

Several modern operational amplifiers meet similar requirements to AD820 and could serve as alternatives. For instance, Analog Devices ADA4522-1 provides very low offset voltage ( $<5 \mu$ V), low input bias current (typical 50 pA), very low noise density (typical 5.8 nV·Hz<sup>-0.5</sup>), operating with a single supply range of 4.5 V to 55 V or dual supply range ± 2.25 V and ± 27.5 V [25]. Additionally, the Maxim Integrated MAX44241 features low offset voltage ( $<5 \mu$ V), very low noise density (typical 9 nV·Hz<sup>-0.5</sup>), operating on a single supply range from 2.7 V to 36 V or dual supply range ± 1.35 V and ± 18 V [26]. They are modern op amps with several parameters exceeding AD820, e.g. offset voltage and voltage noise, but demonstrate lower performance in input bias current values.

The design team at RD Alfa Microelectronics selected to adapt the AD820 prototype circuit to match available production capabilities, modify it as needed to address any shortcomings and leverage previous experience gained from developing the low-voltage four-channel amplifier chip aRD824 [27; 28]. ADA4522-1 was not selected as our prototype, as its circuitry and operating principle differ significantly from the standard approach used in most operational amplifiers (ADA4522-1 uses a periodic offset voltage compensation principle), and we would need to spend considerably more time on research and development. Similar considerations were made to decline the prototyping of MAX44241. Additionally, it was assumed that our op-amp as an alternative to the AD820 would yield a higher consumer demand, and thus, our product would have larger commercial perspectives.

Table 1

| Parameter aRD820                            |                                                                   | AD820<br>[23]                                                     | TL801<br>[24]                                                      | ADA4522-1<br>[25]                                                     | MAX44241<br>[26]                                                    |  |
|---------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|--|
| Producer                                    | RD Alfa<br>Micro-<br>electronics                                  | Analog<br>Devices                                                 | Texas<br>Instruments                                               | Analog<br>Devices                                                     | Maxim<br>Integrated/<br>Analog Devices                              |  |
| Supply<br>Voltage Range                     | $\pm 2.5 V$<br>to $\pm 15 V$<br>(or single<br>supply 5 to<br>30V) | $\pm 2.5 V$<br>to $\pm 15 V$<br>(or single<br>supply 5 to<br>30V) | $\pm 2.25V$<br>to $\pm 20V$<br>(or single<br>supply 4.5 to<br>40V) | $\pm 2.25V$<br>to $\pm 27.5V$<br>(or single<br>supply 4.5 to<br>55 V) | $\pm 1.35V$<br>to $\pm 18V$<br>(or single<br>supply 2.7 to 36<br>V) |  |
| Offset Voltage<br>Input Bias                | <500 µV                                                           | <800 µV                                                           | <4 mV                                                              | $<5 \mu V$                                                            | <5 µV                                                               |  |
| Current<br>Voltage Noise,<br>p-p, 0.1-10 Hz | <15 pA<br><4 µV                                                   | <25 pA<br>typical<br>2 µV                                         | <120 pA<br>typical<br>9.2 µV                                       | typical 50 pA<br>typical<br>117 nV                                    | <600 pA<br>typical<br>9 nV                                          |  |
| Input Voltage<br>Noise Density              | >13 nV·Hz <sup>-0.5</sup>                                         | typical<br>16 nV·Hz <sup>-0.5</sup><br>(at 1 kHz)                 | typical<br>37 nV·Hz <sup>-0.5</sup><br>(at 1 kHz)                  | typical<br>5.8 nV·Hz <sup>-0.5</sup>                                  | typical<br>9 nV·Hz <sup>-0.5</sup>                                  |  |

Comparison of selected parameters of various op amps similar to AD820

To evaluate our design, we constructed a prototype aRD820 and conducted a series of measurements to compare its performance against the standard AD820. In this paper, we detail these modifications and provide a report on our experimental setup and the obtained results. Our results indicate that the modified operational amplifier aRD820 achieves similar, and in some aspects, advantageous performance characteristics when compared to the original AD820.

### Materials and methods

The analysis of the AD820 operational amplifier and subsequent efforts to replicate it highlighted key challenges in matching the performance of the original chip. Initially, our production facility attempted to replicate the electrical scheme of the AD820, producing test chips that, unfortunately, exhibited performance shortcomings. A thorough investigation revealed several primary causes behind these deficiencies. First, the N-channel FET transistors used in our replication had lower characteristics compared to those used in the AD820, particularly in terms of noise performance. The noise voltage swing at the input was found to be between 5  $\mu$ V and 10  $\mu$ V, which was significantly higher than the performance of the AD820. Second, our transistors displayed a broader "Ohmic region" in their output voltage-current characteristics, resulting in lower transconductance in this region. When the input voltage approached the supply voltage limits, the gain of the amplifier decreased strongly, particularly in configurations using transistors with higher gate cutoff voltages. This phenomenon was due to the FET transistors entering the Ohmic region earlier than those in the AD820, thereby reducing the effective gain. Third, there was a significant spread in the gate cutoff voltages of our FET transistors, ranging from -0.5 V to -2.5 V. This variability complicated the process of setting a consistent reference current, leading to a lower yield of functional chips. The resistor values required to achieve the desired current varied significantly, exceeding the adjustment capabilities of the resistors available in our production technology. Fourth, the transistors exhibited an unacceptable increase in drain-gate reverse current at higher drain-gate voltages, which necessitated additional circuitry to limit the voltage across the input transistors. This issue further impacted the reliability of the operational amplifier at elevated supply voltages. Fifth, the thin-film resistors initially used in our design were found to be inadequate, with poor performance characteristics. We proposed replacing them with ion-implanted resistors, which provided a more consistent and reliable alternative for achieving the desired circuit stability.

Based on these findings, modifications were made to the electric schematics of the op-amp AD820 to adapt the design to the strengths and limitations of our production capabilities. We redesigned the input, second (pre-final), output, and current reference stages to enhance noise performance, expand the input signal range, stabilize the voltage across input transistors, and address phase stability concerns (Fig. 1).



### Fig. 1. Overview of the electric schemes of input, second and output stages of aRD820

The input stage of the op-amp is crucial for initial amplification, typically implemented as a differential amplifier to enhance high input impedance and reject common-mode signals. Modifications

were made to the input stage of the aRD820 relative to the AD820 to address three main issues: reducing noise, expanding the input range towards positive source rail + Vs, and stabilizing the voltage on the input transistors. By adding two source followers, noise reduction by a factor of five was achieved, and the allowable input signal range was increased by 0.4 V. The second (pre-final) stage of the aRD820 op-amp has a symmetrical structure, allowing equal signal propagation times in both the upper and lower arms, unlike the AD820, where the signal delay in the upper arm is compensated by capacitor. Calculations reveal that the aRD820's symmetrical design reduces signal delay and phase shift by 3.5 times compared to the AD820, even with lower operating currents. This design enhances the stability of the aRD820. Additionally, the aRD820 includes emitter followers to reduce offset voltage by ensuring consistent input currents for various transistor  $\beta$  values, further improving accuracy. In the output stage of aRD820, frequency compensation components - two capacitors and two resistors - were added to offset phase shifts introduced by earlier transistors in the input stage. Simulations showed that the aRD820's output stage has a lower gain compared to the AD820, but this was deemed acceptable due to sufficient gain margins. The aRD820's phase-frequency response was also improved, offering a phase margin of 89.6 degrees at 3 MHz, compared to 68.6 degrees for the AD820. This enhanced phase margin increases the aRD820's stability near the unity gain frequency. To improve yield in the aRD820 opamp, the design eliminates the FET transistors that set the reference current in the AD820, replacing them with a simpler configuration. In the aRD820's reference source circuit, a single FET transistor is used only to initiate the circuit, and the reference current is set by the pnp transistor. Fine-tuning is achieved by trimming a series of resistors, ensuring that reference current drift remains within 5% to 10% across temperature and supply voltage variations.

Simulation of electric schematics of the aRD820 realized in PSpice Microsim showed that its performance meets the requirements of this op amp and is close to the performance of aRD820. Thus, this schematic is a good example of how an electric circuit can be transformed to reduce its accent on high-quality N-channel FETs (in AD820) and achieve similar performance with npn and pnp transistors, average N-channel FETs and standard electric components like transistors and capacitors. This approach was previously used to create an electric scheme for a four-channel rail-to-rail operational amplifier aRD824, based on an AD824 prototype [27].

In designing the op amp chip aRD820, a structured approach was undertaken to integrate three core transistor configurations: n-p-n, p-n-p, and n-FETs. The layered structural design, illustrated in Fig. 2, incorporates multiple semiconductor materials and doped regions that contribute to the overall performance of the amplifier. The Silica nitride layer and passivation layer are not shown there. This multi-layered configuration ensures the precise electrical characteristics required for the amplifier's operational stability and reliability. A topology of 18 layers was implemented for the aRD820 chip to achieve its complex architecture.



Fig. 2. Structural scheme of the aRD820 operational amplifier

All layers of the aRD820 were constructed on a boron-doped silicon Si (111) wafer, achieving ptype conductivity with a resistivity of 10  $\Omega$  cm, which served as the foundational substrate for the device. The (111) crystal orientation of the wafer supports uniform layer deposition and enhances electrical properties. The initial epitaxial layer provides a high-quality, stable substrate that minimizes imperfections and enhances uniformity, essential for optimal chip performance. Building upon this, N + and P + hidden layers are included to isolate specific regions within the transistor, reducing leakageand ensuring controlled current flow. These layers play a key role in minimizing parasitic effects and allowing each transistor to function independently without interference. Next, the P-pocket and Npocket regions are engineered to form the channels through which carriers flow in the transistors, optimizing carrier movement for the amplifier's responsiveness to input signals. P + isolation layer distributes charge uniformly across the transistor active areas, supporting consistent performance under varying conditions. The N-base and P-base layers form the core of the n-p-n and p-n-p transistors, defining their switching characteristics and enabling controlled current modulation crucial for desired amplifier response. P + and N + emitter layers serve as the emission points for holes and electrons tofacilitate efficient carrier injection. The metallization layer provides the necessary interconnections, linking components within the op-amp and facilitating external connections. An oxide layer acts as an insulator, isolating active regions from the metallization layer and preventing electrical shorts.

The aRD820 microchip uses two interconnection layers. The lower layer is used for direct contact with the diffusion regions. This layer must be relatively thin to ensure that the crystal surface does not have sharp height variations. The upper interconnection layer is twice as thick as the lower one. When designing the interconnections, the developers followed these guidelines: buses carrying higher currents were made wider; whenever possible, interconnections were routed through the upper metal layer, as its parasitic capacitance to the diffusion layers is significantly lower than that of the lower layer, and it has a lower specific resistance compared to the lower layer. In the study of the computer model of the aRD820, certain parasitic elements were included in the circuit (such as pad capacitance to the substrate, bus resistances, etc.). According to the simulations, the impact of these parasitic elements on the parameters of the aRD820 model was found to be insignificant.

Fig. 3 is a photo of the produced ap amp aRD820 chip. Fig. 4 shows the schematic of connections of the aRD820 chip mounted on a TO-5 package.



# Fig. 3. Photo of aRD820 operational amplifier chip



# Fig. 4. Schematics of connection of aRD820 operational amplifier chip on TO-5 package

A module (specialized switching device) for testing aRD820 chips on wafers was developed and manufactured (Fig. 5). The module is inserted into a custom measurement system (Beta-210 + AVT-110), which ensures the measurement process is controlled by a computer. The measurement system sets the operating parameters (power supply voltage, input signals, time intervals, etc.), provides signal registration from the module, and adjusts the offset voltage. The module consists of a switching board and a probe head. On the switching board, relays are placed, which switch with the semiconductor wafer, as well as other elements that must be located in the immediate vicinity of the microchip crystals. On the probe head, needles are placed, which are connected to the corresponding areas of the semiconductor

wafer. The measurement setup with the developed module ensures the following parameters can be set and measured: Offset Voltage, Input Bias Current, Input Offset Current, Open-Loop Gain, Common Mode Rejection Ratio, Power Supply Rejection Ratio, Output Saturation Voltage, Short-Circuit Current, and Quiescent Current.

A module for testing individual aRD820 chips in TO-5 packages was developed (Fig. 6). This module is intended to be used with the universal measuring device Beta-210. The module contains an electronics block similar to the wafer testing module. On the surface of the aRD820 microchip testing module, there is a contact socket designed for easy connection of an aRD820 microchip. This module measures the same parameters as those listed for the wafer testing module.



Fig. 5. Module to inspect chips on a wafer

Fig. 6. Module to test chips in TO-5 packages

Measurement results are provided in detail in the following section.

## **Results and discussion**

The aRD820 chips were produced, and subsequent tests were made on the aRD820 chips in both wafer form and within TO-5 packages. In wafer form, tests were made mainly for classification purposes – to distinguish good and damaged chips. Good chips were inserted in TO-5 packages and tested extensively. Table 2 summarizes data on the planned characteristics of the aRD820 and test results from 31 selected chips obtained from one wafer, when supply voltage  $\pm 2.5$  V is applied. Measurements were made at normal temperature ( $T_{\text{NORM}} = 25$  °C) and extreme temperatures - low ( $T_{\text{MIN}} = -55$  °C) and high ( $T_{\text{MAX}} = 125$  °C). The offset voltage for the aRD820 was planned to be within range -0.5...0.5 mV at normal temperatures and -1.5...1.5 mV at extreme temperatures. The tests show that this result is achieved. In extreme temperatures measured data is even within smaller limits of -0.51...0.55 mV. In comparison, the AD820 data sheet [23] shows similar results – max 0.8 mV in normal temperatures and 1.2 mV at extreme temperatures.

Table 2

| No.     | Parameter                   | Temperature                               | aRD820 (planned) |      | aRD820 (measured) |         |        | Units |
|---------|-----------------------------|-------------------------------------------|------------------|------|-------------------|---------|--------|-------|
|         |                             |                                           | Min              | Max  | Min               | Average | Max    | Units |
|         |                             | $T_{\text{NORM}} = 25 \ ^{\circ}\text{C}$ | -0.5             | 0.5  | -0.44             | -0.06   | 0.46   |       |
| 1       | 1 Offset Voltage            | $T_{\rm MIN} = -55 \ ^{\circ}{\rm C}$     | -1.5             | 1.5  | -0.51             | -0.06   | 0.47   | mV    |
|         |                             | $T_{\text{MAX}} = 125 ^{\circ}\text{C}$   | -1.5             | 1.5  | -0.51             | -0.07   | 0.55   |       |
|         | 2 Input Bias<br>Current (+) | T <sub>NORM</sub>                         | -15              | 15   | -2.34             | 0.26    | 1.32   |       |
| 2       |                             | $T_{\rm MIN}$                             | -4000            | 4000 | -498.57           | 69.23   | 300.45 | pA    |
|         |                             | $T_{\rm MAX}$                             | -4000            | 4000 | -510.57           | 47.23   | 288.45 | _     |
|         | In much Officiat            | T <sub>NORM</sub>                         | -10              | 10   | 3.70              | 4.54    | 5.28   |       |
| 3       | Input Offset                | $T_{\rm MIN}$                             | -500             | 500  | 111.13            | 136.60  | 159.58 | pA    |
| Current | Current                     | $T_{\mathrm{MAX}}$                        | -500             | 500  | 148.17            | 182.14  | 212.77 | _     |

Planned and measured parameters of aRD820 chips when the supply voltage is  $\pm$  2.5V. Measurements were made on 31 chips in TO-5 packages

|     | <b>.</b>                                                                                                                                      |                                                                                                                                             |                       |                                        |                                                           |                                                           |                                                           |                      |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|----------------------|
| No. | Parameter                                                                                                                                     | Temperature                                                                                                                                 |                       | (planned)                              |                                                           | 820 (meas                                                 |                                                           | Units                |
|     | $\begin{array}{c} \text{Open-loop gain} \\ R_L = 2 \text{ k}\Omega \\ 4 \\ R_L = 10 \text{ k}\Omega \\ R_L = 100 \text{ k}\Omega \end{array}$ | $T_{ m NORM} \ T_{ m MIN} \ T_{ m MAX}$                                                                                                     | 10<br>20<br>20        |                                        | 64.51<br>70.52<br>47.01                                   | 262.68<br>286.27<br>190.85                                | 1338.71<br>1463.43<br>975.62                              |                      |
| 4   |                                                                                                                                               | T <sub>NORM</sub><br>T <sub>MIN</sub><br>T <sub>MAX</sub><br>T <sub>NORM</sub>                                                              | 50<br>80<br>80<br>250 | _                                      | 354.57<br>387.60<br>258.40<br>944.47                      | 880.01<br>963.92<br>642.61<br>1866.02                     | 5192.02<br>5675.74<br>3783.83<br>6812.22                  | $V \cdot mV^{-1}$    |
|     | 5 Output Saturation<br>Voltage (High)<br>$I_{SOURCE} = 20 \ \mu A$<br>$I_{SOURCE} = 2 \ m A$                                                  | T <sub>MIN</sub><br>T <sub>NORM</sub><br>T <sub>MIN</sub>                                                                                   | 400                   | 14<br>20                               | 688.31<br>2.85<br>2.27                                    | 1367.24<br>2.92<br>2.34                                   | 4964.60<br>3.14<br>2.52                                   |                      |
| 5   |                                                                                                                                               | $T_{ m MAX}$<br>$T_{ m NORM}$<br>$T_{ m MIN}$<br>$T_{ m MAX}$                                                                               | _                     | 20<br>110<br>160<br>160                | 2.06<br>101.10<br>147.10<br>98.07                         | 2.13<br>104.30<br>151.86<br>101.24                        | 2.29<br>107.53<br>156.46<br>104.31                        | mV                   |
|     | <i>I<sub>SOURCE</sub></i> = 15 mA                                                                                                             | T <sub>NORM</sub><br>T <sub>MIN</sub><br>T <sub>MAX</sub>                                                                                   |                       | 1500<br>1500<br>1500                   | 1083.31<br>1184.24<br>789.49                              | 1118.78<br>1223.87<br>815.91                              | 1164.13<br>1272.59<br>848.39                              |                      |
| 6   | Output Saturation<br>Voltage (Low)<br>$I_{SINK} = 20 \ \mu A$<br>$I_{SINK} = 2 \ m A$<br>$I_{SINK} = 15 \ m A$                                | T <sub>NORM</sub><br>T <sub>MIN</sub><br>T <sub>MAX</sub><br>T <sub>NORM</sub><br>T <sub>MIN</sub><br>T <sub>MAX</sub><br>T <sub>NORM</sub> | _                     | 7<br>10<br>10<br>55<br>80<br>80<br>500 | 5.71<br>3.69<br>4.06<br>31.85<br>21.10<br>23.21<br>319.57 | 5.85<br>5.41<br>5.96<br>37.09<br>24.42<br>26.87<br>346.56 | 6.28<br>7.13<br>7.84<br>53.64<br>35.54<br>39.09<br>460.77 | mV                   |
|     |                                                                                                                                               | $T_{ m MIN} \ T_{ m MAX}$                                                                                                                   |                       | 500<br>500                             | 211.72<br>232.90                                          | 237.85<br>261.63                                          | 367.72<br>404.50                                          |                      |
| 7   | Voltage noise,<br>0.1 Hz to 10 Hz                                                                                                             | $T_{ m NORM}$                                                                                                                               | _                     | 4                                      | 2.15                                                      | 3.05                                                      | 3.73                                                      | μV, p-p              |
| 8   | Voltage noise<br>density                                                                                                                      | $T_{ m NORM}$                                                                                                                               | 13                    | —                                      | 13.50                                                     | 15.17                                                     | 18.13                                                     | $nV \cdot Hz^{-0.5}$ |

Table 2 (continued)

The planned input bias current for the aRD820 chip is below the absolute value of 15 pA at normal temperatures and below 4 nA at extreme temperatures. The tests show that at normal temperatures the absolute value is below 2.34 pA and 0.511 nA for extreme temperatures, thus fitting expected limits. In comparison, the input bias current for the AD820 is below 25 pA for normal temperature and below 5nA at extreme temperatures.

The planned input offset current for the aRD820 chip is below the absolute value of 10 pA at normal temperatures and below 500 pA at extreme temperatures. The tests show that at normal temperatures the absolute value is below 5.28 pA and below 213 pA for extreme temperatures, thus fitting expected limits. In comparison, the input offset current for the AD820 is below 20 pA for normal temperature and is typically 500 pA at extreme temperatures. Fig. 7 shows a histogram of the input offset current for the aRD820 at normal temperatures. These data can be well-fitted with normal distribution.

The planned open-loop gain for the aRD820 chip at load resistance 2 k $\Omega$  is above 10 V·mV<sup>-1</sup> at normal temperatures and above 20 V·mV<sup>-1</sup> at extreme temperatures. The tests show that this signal is above 64 V·mV<sup>-1</sup> at normal temperatures and above 47 V·mV<sup>-1</sup> at extreme temperatures. Fig. 8 shows a histogram of open-loop gain at normal temperature and load resistance 2 k $\Omega$ . Good fitting for this histogram is made by lognormal function. Data for load resistances 10 k $\Omega$  and 100 k $\Omega$  mA are given in Table 2. The tests show that the planned data values are met. In comparison, the AD820 shows similar performance.

An extended view of open-loop gain Vs load resistance for the aRD820 and AD820 is given in Fig. 9. It shows data for the aRD820 at normal temperature when the source voltage  $Vs = \pm 2.5$  V and  $\pm 15$  V, and data for the AD820 at normal temperature when the source voltage Vs = 0.5 V

and  $\pm 15$  V. Open-loop gain values at  $Vs = \pm 2.5$  V of the aRD820 can be compared to values of Vs = 0.5 V for AD820. It is seen that in this case the aRD820 shows higher gain for about 2 times at 2 k $\Omega$ , about 4 times higher gain at 10 k $\Omega$ , and a bit higher gain at 100 k $\Omega$ . Similarly, values for open-loop gain at  $Vs = \pm 15$ V of the aRD820 and AD820 can be compared. In this case, values are very close in the range 2-10 k $\Omega$ , but close to 100 k $\Omega$  the AD820 outperforms the aRD820 by a factor of 2.







Fig. 8. Histogram of Open-Loop Gain for aRD820. 31 chips explored, source voltage Vs  $= \pm 2.5V$ , temperature T<sub>NORM</sub> = 25°C, load resistance R<sub>L</sub> = 2 k $\Omega$ . Fitting is made by lognormal function

Figure 8 also indicates that the open-loop gain versus load resistance, shown on a logarithmic scale, exhibits linearity above 1 k $\Omega$  for the AD820. In contrast, strict linearity is not observed for the aRD820 in the same region. If data points for the aRD820 will increase, probably, at least some region on linear dependence will appear. For both op amps, their curves for low and high source voltages show similarity in shape. Another notable observation is that for the AD820 at higher source voltages open-loop gain is higher. In contrast, for the aRD820 this dependence is the opposite. The likely reason for this abnormal dependence in the aRD820 is the increased measurement error of Vs at  $\pm$  2.5V (the error can reach up to 40%). This occurs because the open-loop gain measurement at  $Vs = \pm 2.5$  V is conducted at input voltages that are five times lower than those for the measurement at  $\pm$  15 V. To clarify, let us assume the op amp under test has a gain of 1,000,000. In that case, the voltage between the op amp's inputs will be 4  $\mu$ V at  $\pm$  2.5V and 20  $\mu$ V at  $\pm$  15V. Measuring values as small as 4  $\mu$ V and 20  $\mu$ V is essentially the task. Achieving low measurement error at levels around 2  $\mu$ V to 4  $\mu$ V is extremely challenging. Therefore, in our measurements, we focus on determining "pass" or "fail" while allowing for an error margin of approximately 40%. Thus, the actual open-loop gain value at  $\pm$  2.5 V supply may differ from the value shown in Figure 8.

The output saturation voltage (high) is the difference between the highest possible output voltage and the positive supply voltage. The planned and measured data of output saturation voltage (high) of the aRD820 for source current values of 0.02, 2, and 15 mA are given in Table 2. Experimental results confirm that the saturation voltage is below the planned maximal limits. Additionally, these values are much similar to the AD820. The output saturation voltage (low) is the difference between the lowest possible output voltage and the negative supply rail. The planned and measured data of output saturation voltage (low) of the aRD820 for sink current values of 0.02, 2, and 15 mA are also given in Table 2. Experimental results confirm that the saturation voltage remains below the specified maximum limits. These values are lower than the corresponding output saturation voltages (high). This dependence is also seen in the AD820 [23]. Fig. 10 shows the output saturation voltage dependence from load current. Output saturation voltage (high) in this graph corresponds to "Vsat +" values of the aRD820 and "Vs-Voh" values of the AD820. Output saturation voltage (low) in this graph corresponds to "Vsat-" values of the aRD820 and "Vol-Vs" values of the AD820. We see that data point of "Vsat-" strictly fits on "Vol-Vs" showing good correspondence between the aRD820 and AD820. For output saturation voltage (high) good fit is seen for high load current above 3 mV, but for lower load, the aRD820 shows lower values compared to AD820.







AD820, Vol-Vs

Fig. 10. Output saturation voltage for positive and negative rails Vs load current for aRD820 at source voltage ± 2.5V, and for AD820

Table 2 shows the planned and measured values of voltage noise of the aRD820 at 0.1 Hz to 10 Hz. Planned values are below 4  $\mu$ V peak to peak (p-p), and measured values were below this limit and on average 3  $\mu$ V, p-p. Table 1 shows corresponding values for several alternative op amps, e.g. for the AD820 typical voltage noise is 2  $\mu$ V and 9.2  $\mu$ V for TL801. These tables show also input voltage noise density values. For the aRD820, planned values are above 13 nV·Hz<sup>-0.5</sup>, measured values are 13.5-18.1 nV·Hz<sup>-0.5</sup>. For the AD820, typical values for input voltage noise density are 37 nV·Hz<sup>-0.5</sup>.

1000

Fig. 11 shows the relationship between open-loop gain and frequency for the aRD820 and AD820. In log scale the gain drops linearly with the increase of frequency giving the open-loop gain of about 100 dB at 20 Hz and 0 dB at about 1.5-2 MHz. This shows that the aRD820 has achieved much similar performance to the AD820. Fig. 12 shows the input bias current *Vs* temperature for the aRD820 and AD820. At 60 °C the input bias current for both op amps overlaps reaching about 20 pA. Below 60 °C, the aRD820 shows higher input bias current than the AD820, saturating to about 10 pA below 20 °C. Above 60 °C, the aRD820 shows lower input bias current than the AD820.

Fig. 13-14 show the small signal response (Unity-Gain Follower) to a time-varying signal – test results for the aRD820 and AD820. The input signal was square-shaped. Both op amps demonstrate similar performance: the aRD820 reaches a signal increase of approximately 40 mV in 0.1  $\mu$ s, and the altered signal stabilizes in approximately 1  $\mu$ s, whereas the AD820 microchip achieves a signal increase of 40 mV in approximately 0.2  $\mu$ s, with the altered signal stabilizing in about 0.5  $\mu$ s.





Fig. 11. Open-loop gain versus frequency for aRD820 at source voltage  $\pm$  2.5 V and AD820





Fig. 13. Unity-Gain Follower dependence in time for aRD820 at source voltage  $\pm$  15 V and load resistance 10 k $\Omega$ 



Fig. 14. Unity-Gain Follower dependence in time for AD820 [23]

#### Conclusions

The development and testing of the aRD820 operational amplifier present an advancement in lowpower, rail-to-rail op-amp technology. By adapting and modifying the design of the well-known AD820 to accommodate the manufacturing capabilities and material constraints of RD Alfa Microelectronics, the aRD820 achieves comparable performance characteristics while addressing specific limitations encountered in the AD820 replication process.

The experimental results of the aRD820 demonstrate that it meets or exceeds planned performance benchmarks across several key parameters. The tests show that its open-loop gain, input bias current, input offset current, and output saturation voltages are well within desired limits. The aRD820 provides an open-loop gain of approximately 100 dB at low frequencies and maintains stability over a broad range of load resistances and supply voltages. Additionally, voltage noise characteristics fall within planned specifications, ensuring the amplifier's suitability for sensitive signal applications.

Overall, the aRD820 successfully replicates the core functionalities of the AD820 with enhancements tailored for RD Alfa Microelectronics' manufacturing processes, offering comparable performance in an economically feasible package. The results validate the design modifications and provide a solid foundation for future improvements and commercial applications.

### Acknowledgements

Research activities were funded by Latvian Recovery and Resilience Mechanism Plan under reform and investment direction 5.1.r. "Increasing productivity through increasing the amount of investment in R&D: (No. 5.1.1.2.i.0/1/22/A/CFLA/002).

### **Author contributions**

Conceptualization, D.K., S.R., and M.L.; data curation, D.K. and S.R.; formal analysis, D.K., S. R., M.L., and A.A.; funding acquisition, M.L.; investigation, D.K., S.R., M.L., and A.A.; methodology, D. K., S.R., and M. L.; software, D.K.; supervision, S.R., validation, S.R. and M.L.; visualization, D.K. and A.A.; writing – original draft preparation, D.K. and A.A.; writing – review and editing, D.K., A.A., S.R., and M.L. All authors have read and agreed to the published version of the manuscript.

### References

- Biolek D., Senani R., Biolkova V., Kolka Z. Active Elements for Analog Signal Processing: Classification, Review, and New Proposals. RADIOENGINEERING, vol. 17, no. 4, 2008, pp. 15-32.
- [2] Tobey G. E., Graeme J. G., Huelsman L. P. (eds.). Operational Amplifiers: Design and Applications, New York: McGraw-Hill, 1971. 512 p.
- [3] Jung W. Op Amp Applications Handbook. Amsterdam: Elsevier, 2005. 896 p.

- [4] Radha S., Nagabushanam P., Nikhil K., Jose B., Jose L. High Speed Op-Amp for Video Applications, 2018 Second International Conference on Intelligent Computing and Control Systems (ICICCS), 2018, pp. 494-498.
- [5] Huijsing J. H., Linebarger D. Low-voltage operational amplifier with rail-to-rail input and output ranges. IEEE Journal of Solid-State Circuits, vol. 20, no. 6, 1985, pp. 1144-1150.
- [6] Yukizaki Y., Kobayashi H., Myono T., Suzuki T., Zhao N. Low-voltage rail-to-rail CMOS operational amplifier design. Electronics and Communications in Japan (Part II: Electronics), vol. 89, no. 12, 2006, pp. 1-7.
- [7] Dai Y. Noise performance analysis of bipolar operational amplifier based on the noise matrix superposition expression. IEE Proceedings - Circuits, Devices and Systems, vol. 145, no. 5, 1998, pp. 343-346.
- [8] Brinson M. E., Faulkner D. J. Measurement and modelling of operational amplifier power supply rejection. International Journal of Electronics, vol. 78, no. 4, 1995, pp. 667-678.
- [9] Fiori F. Operational amplifier input stage robust to EMI. Electronics Letters, vol. 37, no. 15, 2001, pp. 930-931.
- [10] Fiori F., Crovetti P. S. Nonlinear effects of radio-frequency interference in operational amplifiers. IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, vol. 49, no. 3, 2002, pp. 367-372.
- [11] Rubiola E., Francese C., de Marchi A. Long-term behavior of operational amplifiers. IEEE Transactions on Instrumentation and Measurement, vol. 50, no. 1, 2001, pp. 89-94.
- [12] Dalena F., Giannini V., Baschirotto A. A Low-Power adaptive biasing CMOS Operational Amplifier with enhanced DC-Gain, 2006 Ph.D. Research in Microelectronics and Electronics, 2006, pp. 165-168.
- [13] Khade A. S., Vyas V., Sutaone M. Performance enhancement of advanced recycling folded cascode operational transconductance amplifier using an unbalanced biased input stage, Integration, the VLSI Journal, vol. 69, 2019, pp. 242-250.
- [14] Jayachandran R., Jagalchandran D., Subramaniam P. C. Planar CMOS and multigate transistors based wide-band OTA buffer amplifiers for heavy resistance load. Facta Universitatis - Series: Electronics and Energetics, vol. 35, no. 1, 2022, pp. 13-28.
- [15] Mahattanakul J., Chutichatuporn J. Design procedure for two-stage CMOS opamp with flexible noise-power balancing scheme. IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 52, no. 8, 2005, pp. 1508-1514.
- [16] Rahaman A., Chen Y., Hasan Md. M., Jang J. A High Performance Operational Amplifier Using Coplanar Dual Gate a-IGZO TFTs. IEEE Journal of the Electron Devices Society, vol. 7, 2019, pp. 655-661.
- [17] Shoikova E., Pandiev I. Macromodeling of operational amplifier's power supply rejection ratio effects, The Ten International Scientific and Applied Science Conference, ELECTRONICS-ET, 2000, pp. 3-10.
- [18] Shoikova E.D., Pandiev, I. M. Improved SPICE Macromodels of Instrumentation Amplifier with PSRR Effect, ELECTRONICS' 2007, September 19-21, 2007, Sozopol, Bulgaria, pp. 3-10.
- [19] Pandiev I. M. Analysis and Simulation Modeling of Programmable Circuits Using Digital Potentiometers. International Journal of Microelectronics and Computer Science, vol. 5, no. 4, 2014, pp. 127-135.
- [20] Svetlov A. V., Sapunov E. V. Processing the results of measurements of operational amplifier parameters. 2015 International Siberian Conference on Control and Communications (SIBCON), May 21-23, 2015, Omsk, Russia, pp. 1-3.
- [21] Lu J., Lei L., Huang J., Yang F., Shang L., Zeng X. Automatic Op-Amp Generation From Specification to Layout. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 42, no. 12, 2023, pp. 4378-4390.
- [22] Yogesh G., Gaidhane V. H. Design of Operational Amplifier using Artificial Neural Network. 2021 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS), April 21-24, 2021, Toronto, Canada, pp. 1-6.
- [23] Single-supply, rail-to-rail, low power, FET input op amp, AD8200, Analog Devices, Inc. [online] [04.10.2024.]. Available at: https://www.analog.com/media/en/technical-documentation/datasheets/AD820.pdf

- [24] TL08xx FET-Input Operational Amplifiers, Texas Instruments. [online][04.10.2024.] Available at: https://www.ti.com/lit/ds/symlink/tl081.pdf
- [25] ADA4522-1/ADA4522-2/ADA4522-4, 55 V, EMI Enhanced, Zero Drift, Ultralow Noise, Rail-to-Rail Output Operational Amplifiers, Analog Devices, Inc., [online][04.10.2024.]. Available at: https://www.analog.com/media/en/technical-documentation/data-sheets/ada4522-1\_4522-2\_4522-4.pdf
- [26] MAX44241/MAX44243/MAX44246, 36V, Low-Noise, Precision, Single/Quad/Dual Op Amps, Maxim Integrated Products, Inc., [online][04.10.2024.]. Available at: https://www.analog.com/media/en/technical-documentation/data-sheets/MAX44241-MAX44246.pdf
- [27] Kostrichkin D., Rudenko S., Lapkis M., Atvars A. Development of electric scheme for 4-channel low noise rail-to-rail operational amplifier aRD824 based on ADd824 prototype. Engineering for Rural Development, vol. 21, May 25-27, Jelgava, Latvia, 2022, pp. 962-968.
- [28] Kostrichkin D., Rudenko S., Lapkis M., Atvars A. Simulation and test results of 4-channel low noise rail-to-rail operational amplifier aRD824 based on AD824 prototype. Engineering for Rural Development, vol. 21, May 25-27, Jelgava, Latvia, 2022, pp. 969-977.